## - Choice of Eight Latches or Eight D-Type Flip-Flops in a Single Package

- 3-State Bus-Driving Outputs
- Full Parallel Access for Loading
- Buffered Control Inputs
- Clock-Enable Input Has Hysteresis to Improve Noise Rejection ('S373 and 'S374)
- P-N-P Inputs Reduce DC Loading on Data Lines ('S373 and 'S374)


## description

These 8 -bit registers feature 3 -state outputs designed specifically for driving highly capacitive or relatively low-impedance loads. The high-impedance 3 -state and increased high-logic-level drive provide these registers with the capability of being connected directly to and driving the bus lines in a bus-organized system without need for interface or pullup components. These devices are particularly attractive for implementing buffer registers, I/O ports, bidirectional bus drivers, and working registers.

The eight latches of the 'LS373 and 'S373 are transparent D-type latches, meaning that while the enable (C or CLK) input is high, the Q outputs follow the data (D) inputs. When C or CLK is taken low, the output is latched at the level of the data that was set up.

The eight flip-flops of the 'LS374 and 'S374 are edge-triggered D-type flip-flops. On the positive transition of the clock, the Q outputs are set to the logic states that were set up at the $D$ inputs.

SN54LS373, SN54LS374, SN54S373,
SN54S374 . . J OR W PACKAGE
SN74LS373, SN74S374 . . DW, N, OR NS PACKAGE SN74LS374... DB, DW, N, OR NS PACKAGE SN74S373... DW OR N PACKAGE
(TOP VIEW)

$\dagger$ C for'LS373 and 'S373; CLK for 'LS374 and 'S374.

SN54LS373, SN54LS374, SN54S373, SN54S374... FK PACKAGE
(TOP VIEW)

$\dagger$ C for' 'LS373 and 'S373; CLK for 'LS374 and 'S374.

Schmitt-trigger buffered inputs at the enable/clock lines of the 'S373 and 'S374 devices simplify system design as ac and dc noise rejection is improved by typically 400 mV due to the input hysteresis. A buffered output-control $(\overline{\mathrm{OC}})$ input can be used to place the eight outputs in either a normal logic state (high or low logic levels) or the high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines significantly.
$\overline{\mathrm{OC}}$ does not affect the internal operation of the latches or flip-flops. That is, the old data can be retained or new data can be entered, even while the outputs are off.

ORDERING INFORMATION

| $\mathrm{T}_{\mathrm{A}}$ | PACKAGE $\dagger$ |  | ORDERABLE PART NUMBER | TOP-SIDE MARKING |
| :---: | :---: | :---: | :---: | :---: |
| $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ | PDIP - N | Tube | SN74LS373N | SN74LS373N |
|  |  | Tube | SN74LS374N | SN74LS374N |
|  |  | Tube | SN74S373N | SN74S373N |
|  |  | Tube | SN74S374N | SN74S374N |
|  | SOIC - DW | Tube | SN74LS373DW | LS373 |
|  |  | Tape and reel | SN74LS373DWR |  |
|  |  | Tube | SN74LS374DW | LS374 |
|  |  | Tape and reel | SN74LS374DWR |  |
|  |  | Tube | SN74S373DW | S373 |
|  |  | Tape and reel | SN74S373DWR |  |
|  |  | Tube | SN74S374DW | S374 |
|  |  | Tape and reel | SN74S374DWR |  |
|  | SOP - NS | Tape and reel | SN74LS373NSR | 74LS373 |
|  |  | Tape and reel | SN74LS374NSR | 74LS374 |
|  |  | Tape and reel | SN74S374NSR | 74S374 |
|  | SSOP - DB | Tape and reel | SN74LS374DBR | LS374A |
| $-55^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ | CDIP - J | Tube | SN54LS373J | SN54LS373J |
|  |  | Tube | SNJ54LS373J | SNJ54LS373J |
|  |  | Tube | SN54LS374J | SN54LS374J |
|  |  | Tube | SNJ54LS374J | SNJ54LS374J |
|  |  | Tube | SN54S373J | SN54S373J |
|  |  | Tube | SNJ54S373J | SNJ54S373J |
|  |  | Tube | SN54S374J | SN54S374J |
|  |  | Tube | SNJ54S374J | SNJ54S374J |
|  | CFP - W | Tube | SNJ54LS373W | SNJ54LS373W |
|  |  | Tube | SNJ54LS374W | SNJ54LS374W |
|  |  | Tube | SNJ54S374W | SNJ54S374W |
|  | LCCC - FK | Tube | SNJ54LS373FK | SNJ54LS373FK |
|  |  | Tube | SNJ54LS374FK | SNJ54LS374FK |
|  |  | Tube | SNJ54S373FK | SNJ54S373FK |
|  |  | Tube | SNJ54S374FK | SNJ54S374FK |

† Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package.

Function Tables
'LS373, 'S373
(each latch)

| INPUTS |  |  |  |
| :---: | :---: | :---: | :---: |
| $\overline{\text { OC }}$ | OUTPUT |  |  |
| L | H | D | Q |
| L | H | L | H |
| L | L | X | Q $_{0}$ |
| H | X | X | Z |

'LS374, 'S374
(each latch)

| INPUTS |  |  |  |
| :---: | :---: | :---: | :---: |
| $\overline{\text { OC }}$ | OLK | OUTPUT |  |
| Q | D |  |  |
| L | $\uparrow$ | H | H |
| L | $\uparrow$ | L | L |
| L | L | X | $Q_{0}$ |
| H | X | X | Z |

logic diagrams (positive logic)
'LS373, 'S373
Transparent Latches

$\boxed{\square}$ for 'S373 Only
Pin numbers shown are for DB, DW, J, N, NS, and W packages.
'LS374, 'S374
Positive-Edge-Triggered Flip-Flops


## schematic of inputs and outputs

'LS373

'LS374


## absolute maximum ratings over operating free-air temperature range (unless otherwise noted) $\dagger$ ('LS devices)

$$
\begin{aligned}
& \text { Supply voltage, } \mathrm{V}_{\mathrm{CC}} \text { (see Note 1) .................................................................................................. }
\end{aligned}
$$

$$
\begin{aligned}
& \text { Off-state output voltage ...................................................................................... } 5.5 \mathrm{~V} \\
& \text { Package thermal impedance, } \theta_{\mathrm{JA}} \text { (see Note 2): DB package ...................................... } 70^{\circ} \mathrm{C} / \mathrm{W} \\
& \text { DW package ........................................ } 58^{\circ} \mathrm{C} / \mathrm{W} \\
& \text { N package ............................................. } 69^{\circ} \mathrm{C} / \mathrm{W} \\
& \text { NS package ...................................... } 60^{\circ} \mathrm{C} / \mathrm{W}
\end{aligned}
$$

$\dagger$ Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and
functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not
implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
2. The package thermal impedance is calculated in accordance with JESD 51-7.
recommended operating conditions

|  |  |  |  | N54LS |  |  | N74LS |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | MIN | NOM | MAX | MIN | NOM | MAX | UNT |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply voltage |  | 4.5 | 5 | 5 | 4.75 | 5 | 5.25 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | High-level outpu |  |  |  | 5.5 |  |  | 5.5 | V |
| IOH | High-level outpu |  |  |  | -1 |  |  | -2.6 | mA |
| IOL | Low-level output |  |  |  | 12 |  |  | 24 | mA |
|  | Pulse duration | CLK high | 15 |  |  | 15 |  |  |  |
| tw | Puse duration | CLK low | 15 |  |  | 15 |  |  | ns |
|  | Data setup time | 'LS373 | 5 |  |  | 5 $\downarrow$ |  |  |  |
| $\mathrm{t}_{\text {su }}$ | Data setup time | 'LS374 | $20 \uparrow$ |  |  | 20ヶ |  |  | ns |
| th | Data hold time | 'LS373 | 20】 |  |  | 20 $\downarrow$ |  |  | ns |
|  |  | 'LS374 $\ddagger$ | $5 \uparrow$ |  |  | $0 \uparrow$ |  |  |  |
| $\mathrm{T}_{\mathrm{A}}$ | Operating free-air temperature |  | -55 |  | 125 | 0 |  | 70 | ${ }^{\circ} \mathrm{C}$ |

[^0]electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER |  | TEST CONDITIONS $\dagger$ |  |  | SN54LS' |  |  | SN74LS' |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP $\ddagger$ | MAX | MIN | TYP $\ddagger$ | MAX |  |
| $\mathrm{V}_{\mathrm{IH}}$ | High-level input voltage |  |  |  |  |  |  | 2 |  |  | 2 |  |  | V |
| $\mathrm{V}_{\text {IL }}$ | Low-level input voltage |  |  |  |  |  | 0.7 |  |  | 0.8 | V |
| $\mathrm{V}_{\text {IK }}$ | Input clamp voltage | $\mathrm{V}_{\mathrm{CC}}=\mathrm{MIN}$, | $1 /=$ |  |  |  | -1.5 |  |  | -1.5 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | High-level output voltage | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=\mathrm{MIN}, \\ & \mathrm{~V}_{\mathrm{IL}}=\mathrm{V}_{\mathrm{IL}} \text { max }, \end{aligned}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{IH}}= \\ & \mathrm{IOH}= \end{aligned}$ |  | 2.4 | 3.4 |  | 2.4 | 3.1 |  | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Low-level output voltage | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=\mathrm{MIN}, \\ & \mathrm{~V}_{\mathrm{IL}}=\mathrm{V}_{\mathrm{IL}} \max \end{aligned}$ | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{I}^{\mathrm{OL}}=12 \mathrm{~mA}$ |  | 0.25 | 0.4 |  | 0.25 | 0.4 | V |
|  |  |  |  | $\mathrm{IOL}=24 \mathrm{~mA}$ |  |  |  |  | 0.35 | 0.5 |  |
| IOZH | Off-state output current, high-level voltage applied | $\mathrm{V}_{\mathrm{CC}}=\mathrm{MAX}, \quad \mathrm{V}_{\mathrm{IH}}=2 \mathrm{~V}$, |  |  |  |  | 20 |  |  | 20 | $\mu \mathrm{A}$ |
| IozL | Off-state output current, low-level voltage applied | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=\mathrm{MAX}, \\ & \mathrm{~V}_{\mathrm{O}}=0.4 \mathrm{~V} \end{aligned}$ | $\mathrm{V}_{\mathrm{IH}}=2 \mathrm{~V}$, |  |  |  | -20 |  |  | -20 | $\mu \mathrm{A}$ |
| 1 | Input current at maximum input voltage | $V_{C C}=$ MAX, | $\mathrm{V}_{\mathrm{I}}=7 \mathrm{~V}$ |  |  |  | 0.1 |  |  | 0.1 | mA |
| IIH | High-level input current | $V_{C C}=M A X$, | $\mathrm{V}_{\mathrm{I}}=2.7 \mathrm{~V}$ |  |  |  | 20 |  |  | 20 | $\mu \mathrm{A}$ |
| IIL | Low-level input current | $\mathrm{V}_{\mathrm{CC}}=\mathrm{MAX}, \quad \mathrm{V}_{\mathrm{I}}=0.4 \mathrm{~V}$ | $\mathrm{V}_{1}=0.4 \mathrm{~V}$ |  |  |  | -0.4 |  |  | -0.4 | mA |
| IOS | Short-circuit output current§ | $V_{C C}=M A X$ |  |  | -30 |  | -130 | -30 |  | -130 | mA |
| ICC | Supply current | $\mathrm{V}_{\mathrm{CC}}=\mathrm{MAX},$ <br> Output control at 4.5 V |  | 'LS373 |  | 24 | 40 |  | 24 | 40 | mA |
|  |  |  |  | 'LS374 |  | 27 | 40 |  | 27 | 40 |  |

$\dagger$ For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions.
$\ddagger$ All typical values are at $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
$\S$ Not more than one output should be shorted at a time and duration of the short circuit should not exceed one second.
switching characteristics, $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ (see Figure 1)

| PARAMETER | FROM(INPUT) | TO (OUTPUT) | TEST CONDITIONS | 'LS373 |  |  | 'LS374 |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | MIN | TYP | MAX | MIN | TYP | MAX |  |
| $f_{\text {max }}$ |  |  | $\begin{gathered} \mathrm{R}_{\mathrm{L}}=667 \Omega, \mathrm{C}_{\mathrm{L}}=45 \mathrm{pF}, \\ \text { See Note } 3 \end{gathered}$ |  |  |  | 35 | 50 |  | MHz |
| tPLH | Data | Any Q | $\begin{gathered} \mathrm{R}_{\mathrm{L}}=667 \Omega, \mathrm{C}_{\mathrm{L}}=45 \mathrm{pF} \\ \text { See Note } 3 \end{gathered}$ |  | 12 | 18 |  |  |  | ns |
| tPHL |  |  |  |  | 12 | 18 |  |  |  |  |
| tPLH | C or CLK | Any Q | $\begin{gathered} \mathrm{R}_{\mathrm{L}}=667 \Omega, \mathrm{C}_{\mathrm{L}}=45 \mathrm{pF}, \\ \text { See Note } 3 \end{gathered}$ |  | 20 | 30 |  | 15 | 28 | ns |
| tPHL |  |  |  |  | 18 | 30 |  | 19 | 28 |  |
| tPZH | $\overline{O C}$ | Any Q | $\begin{gathered} \mathrm{R}_{\mathrm{L}}=667 \Omega, \mathrm{C}_{\mathrm{L}}=45 \mathrm{pF} \\ \text { See Note } 3 \end{gathered}$ |  | 15 | 28 |  | 20 | 26 | ns |
| tpZL |  |  |  |  | 25 | 36 |  | 21 | 28 |  |
| tPHZ | $\overline{O C}$ | Any Q | $\mathrm{R}_{\mathrm{L}}=667 \Omega, \mathrm{C}_{\mathrm{L}}=5 \mathrm{pF}$ |  | 15 | 25 |  | 15 | 28 | ns |
| tplZ |  |  |  |  | 12 | 20 |  | 12 | 20 |  |

NOTE 3: Maximum clock frequency is tested with all outputs loaded.
$f_{\text {max }}=$ maximum clock frequency
tpLH $=$ propagation delay time, low-to-high-level output
tpHL = propagation delay time, high-to-low-level output
tPZH = output enable time to high level
tPZL = output enable time to low level
tPHZ $=$ output disable time from high level
tpLZ $=$ output disable time from low level
schematic of inputs and outputs
'S373 and 'S374 'S373 and 'S374

$\qquad$

# SN54LS373, SN54LS374, SN54S373, SN54S374, SN74LS373, SN74LS374, SN74S373, SN74S374 OCTAL D-TYPE TRANSPARENT LATCHES AND EDGE-TRIGGERED FLIP-FLOPS 

## absolute maximum ratings over operating free-air temperature range (unless otherwise noted) $\dagger$ ('S devices)

$$
\begin{aligned}
& \text { Supply voltage, } \mathrm{V}_{\mathrm{CC}} \text { (see Note 1) ................................................................................................. } \\
& \text { Input voltage, } \mathrm{V}_{1} \\
& \text { Storage temperature range, } T_{\text {stg }} \\
& \dagger \text { Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and } \\
& \text { functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not } \\
& \text { implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. } \\
& \text { NOTES: 1. Voltage values are with respect to network ground terminal. } \\
& \text { 2. The package thermal impedance is calculated in accordance with JESD 51-7. }
\end{aligned}
$$

recommended operating conditions

|  |  |  |  | N54S' |  |  | N74S' |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | MIN | NOM | MAX | MIN | NOM | MAX |  |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply voltage |  | 4.5 | 5 | 5.5 | 4.75 | 5 | 5.25 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | High-level output voltage |  |  |  | 5.5 |  |  | 5.5 | V |
| ${ }^{\text {OH }}$ | High-level output current |  |  |  | -2 |  |  | -6.5 | mA |
|  | Pulse duration, clock/enable | High | 6 |  |  | 6 |  |  |  |
| tw | Pulse duration, clock/enable | Low | 7.3 |  |  | 7.3 |  |  | ns |
|  |  | 'S373 | $0 \downarrow$ |  |  | 0 $\downarrow$ |  |  |  |
| ${ }_{\text {tsu }}$ | Data setup time | 'S374 | $5 \uparrow$ |  |  | $5 \uparrow$ |  |  | ns |
|  |  | 'S373 | 10】 |  |  | 10 $\downarrow$ |  |  |  |
| th | Data hold time | 'S374 | $2 \uparrow$ |  |  | $2 \uparrow$ |  |  | ns |
| $\mathrm{T}_{\mathrm{A}}$ | Operating free-air temperature |  | -55 |  | 125 | 0 |  | 70 | ${ }^{\circ} \mathrm{C}$ |

electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) (SN54S373, SN54S374, SN74S373, SN74S374)

$\dagger$ For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions.
$\ddagger$ All typical values are at $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
§ Not more than one output should be shorted at a time and duration of the short circuit should not exceed one second.
switching characteristics, $\mathrm{V}_{\mathrm{CC}}=\mathbf{5} \mathrm{V}, \mathrm{T}_{\mathrm{A}}=\mathbf{2 5}{ }^{\circ} \mathrm{C}$ (see Figure 2)

| PARAMETER | $\begin{aligned} & \text { FROM } \\ & \text { (INPUT) } \end{aligned}$ | $\begin{gathered} \text { TO } \\ \text { (OUTPUT) } \end{gathered}$ | TEST CONDITIONS | 'S373 |  |  | 'S374 |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | MIN | TYP | MAX | MIN | TYP | MAX |  |
| $f_{\text {max }}$ |  |  | $\begin{gathered} \mathrm{R}_{\mathrm{L}}=280 \Omega, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \\ \text { See Note } 3 \end{gathered}$ |  |  |  | 75 | 100 |  | MHz |
| tPLH | Data | Any Q | $\begin{gathered} \mathrm{R}_{\mathrm{L}}=280 \Omega, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \\ \text { See Note } 3 \end{gathered}$ |  | 7 | 12 |  |  |  | ns |
| tPHL |  |  |  |  | 7 | 12 |  |  |  |  |
| tPLH | C or CLK | Any Q | $\begin{gathered} \mathrm{R}_{\mathrm{L}}=280 \Omega, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \\ \text { See Note } 3 \end{gathered}$ |  | 7 | 14 |  | 8 | 15 | ns |
| tPHL |  |  |  |  | 12 | 18 |  | 11 | 17 |  |
| tPZH | $\overline{O C}$ | Any Q | $\begin{gathered} \mathrm{R}_{\mathrm{L}}=280 \Omega, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \\ \text { See Note } 3 \end{gathered}$ |  | 8 | 15 |  | 8 | 15 | ns |
| tpZL |  |  |  |  | 11 | 18 |  | 11 | 18 |  |
| tPHZ | $\overline{O C}$ | Any Q | $\mathrm{R}_{\mathrm{L}}=280 \Omega, \mathrm{C}_{\mathrm{L}}=5 \mathrm{pF}$ |  | 6 | 9 |  | 5 | 9 | ns |
| tplZ |  |  |  |  | 8 | 12 |  | 7 | 12 |  |

[^1]
## PARAMETER MEASUREMENT INFORMATION SERIES 54LS/74LS DEVICES




VOLTAGE WAVEFORMS PROPAGATION DELAY TIMES


VOLTAGE WAVEFORMS
ENABLE AND DISABLE TIMES, 3-STATE OUTPUTS

NOTES: A. $C_{L}$ includes probe and jig capacitance.
B. All diodes are 1 N3064 or equivalent.
C. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
D. S1 and S2 are closed for $t P L H, t_{P H L}, t_{P H Z}$, and $t P L Z ; S 1$ is open and $S 2$ is closed for $t P Z H ; S 1$ is closed and S2 is open for $t P Z L$.
E. Phase relationships between inputs and outputs have been chosen arbitrarily for these examples.
F. All input pulses are supplied by generators having the following characteristics: $\mathrm{PRR} \leq 1 \mathrm{MHz}, \mathrm{Z}_{\mathrm{O}} \approx 50 \Omega, \mathrm{tr}_{\mathrm{r}} \leq 1.5 \mathrm{~ns}, \mathrm{t}_{\mathrm{f}} \leq 2.6 \mathrm{~ns}$.
G. The outputs are measured one at a time with one input transition per measurement.
H. All parameters and waveforms are not applicable to all devices .

Figure 1. Load Circuits and Voltage Waveforms

# PARAMETER MEASUREMENT INFORMATION SERIES 54S/74S DEVICES 



Figure 2. Load Circuits and Voltage Waveforms

## TYPICAL APPLICATION DATA



Expandable 4-Word by 8-Bit General Register File


# PACKAGE OPTION ADDENDUM 

## PACKAGING INFORMATION

| Orderable Device | Status ${ }^{(1)}$ | Package Type | Package Drawing | Pins | Package Qty | Eco Plan ${ }^{(2)}$ | Lead/Ball Finish | MSL Peak Temp ${ }^{(3)}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 5962-7801102VRA | ACTIVE | CDIP | J | 20 | 1 | TBD | A42 SNPB | N/ A for Pkg Type |
| 5962-7801102VSA | ACTIVE | CFP | W | 20 | 1 | TBD | Call TI | N/ A for Pkg Type |
| 78011022A | ACTIVE | LCCC | FK | 20 | 1 | TBD | POST-PLATE | N/A for Pkg Type |
| 7801102RA | ACTIVE | CDIP | J | 20 | 1 | TBD | A42 SNPB | N/ A for Pkg Type |
| 7801102SA | ACTIVE | CFP | W | 20 | 1 | TBD | Call TI | N/A for Pkg Type |
| JM38510/32502B2A | ACTIVE | LCCC | FK | 20 | 1 | TBD | POST-PLATE | N/ A for Pkg Type |
| JM38510/32502BRA | ACTIVE | CDIP | J | 20 | 1 | TBD | A42 SNPB | N / A for Pkg Type |
| JM38510/32502BSA | ACTIVE | CFP | W | 20 | 1 | TBD | Call TI | N/ A for Pkg Type |
| JM38510/32502SRA | ACTIVE | CDIP | J | 20 | 1 | TBD | A42 SNPB | N/A for Pkg Type |
| JM38510/32502SSA | ACTIVE | CFP | W | 20 | 1 | TBD | Call TI | N/ A for Pkg Type |
| JM38510/32503B2A | ACTIVE | LCCC | FK | 20 | 1 | TBD | POST-PLATE | N/ A for Pkg Type |
| JM38510/32503BRA | ACTIVE | CDIP | J | 20 | 1 | TBD | A42 SNPB | N/ A for Pkg Type |
| JM38510/32503BSA | ACTIVE | CFP | W | 20 | 1 | TBD | Call TI | N/ A for Pkg Type |
| SN54LS373J | ACTIVE | CDIP | J | 20 | 1 | TBD | A42 SNPB | N/ A for Pkg Type |
| SN54LS374J | ACTIVE | CDIP | $J$ | 20 | 1 | TBD | A42 SNPB | N/ A for Pkg Type |
| SN54S373J | ACTIVE | CDIP | J | 20 | 1 | TBD | A42 SNPB | N/A for Pkg Type |
| SN54S374J | ACTIVE | CDIP | J | 20 | 1 | TBD | A42 SNPB | N/ A for Pkg Type |
| SN74LS373DW | ACTIVE | SOIC | DW | 20 | 25 | $\begin{gathered} \text { Green (RoHS \& } \\ \text { no } \mathrm{Sb} / \mathrm{Br} \text { ) } \\ \hline \end{gathered}$ | CU NIPDAU | Level-1-260C-UNLIM |
| SN74LS373DWE4 | ACTIVE | SOIC | DW | 20 | 25 | $\begin{gathered} \hline \text { Green (RoHS \& } \\ \text { no } \mathrm{Sb} / \mathrm{Br}) \end{gathered}$ | CU NIPDAU | Level-1-260C-UNLIM |
| SN74LS373DWG4 | ACTIVE | SOIC | DW | 20 | 25 | $\begin{gathered} \text { Green (RoHS \& } \\ \text { no } \mathrm{Sb} / \mathrm{Br}) \\ \hline \end{gathered}$ | CU NIPDAU | Level-1-260C-UNLIM |
| SN74LS373DWR | ACTIVE | SOIC | DW | 20 | 2000 | $\begin{gathered} \text { Green (RoHS \& } \\ \text { no } \mathrm{Sb} / \mathrm{Br} \text { ) } \end{gathered}$ | CU NIPDAU | Level-1-260C-UNLIM |
| SN74LS373DWRE4 | ACTIVE | SOIC | DW | 20 | 2000 | $\begin{gathered} \text { Green (RoHS \& } \\ \text { no } \mathrm{Sb} / \mathrm{Br} \text { ) } \\ \hline \end{gathered}$ | CU NIPDAU | Level-1-260C-UNLIM |
| SN74LS373DWRG4 | ACTIVE | SOIC | DW | 20 | 2000 | $\begin{gathered} \hline \text { Green (RoHS \& } \\ \text { no Sb/Br) } \\ \hline \end{gathered}$ | CU NIPDAU | Level-1-260C-UNLIM |
| SN74LS373N | ACTIVE | PDIP | N | 20 | 20 | Pb-Free (RoHS) | CU NIPDAU | N/ A for Pkg Type |
| SN74LS373N3 | OBSOLETE | PDIP | N | 20 |  | TBD | Call TI | Call TI |
| SN74LS373NE4 | ACTIVE | PDIP | N | 20 | 20 | Pb-Free (RoHS) | CU NIPDAU | N/ A for Pkg Type |
| SN74LS373NSR | ACTIVE | SO | NS | 20 | 2000 | $\begin{gathered} \hline \text { Green (RoHS \& } \\ \text { no } \mathrm{Sb} / \mathrm{Br}) \\ \hline \end{gathered}$ | CU NIPDAU | Level-1-260C-UNLIM |
| SN74LS373NSRE4 | ACTIVE | SO | NS | 20 | 2000 | $\begin{gathered} \text { Green (RoHS \& } \\ \text { no } \mathrm{Sb} / \mathrm{Br}) \\ \hline \end{gathered}$ | CU NIPDAU | Level-1-260C-UNLIM |
| SN74LS373NSRG4 | ACTIVE | SO | NS | 20 | 2000 | $\begin{gathered} \text { Green (RoHS \& } \\ \text { no } \mathrm{Sb} / \mathrm{Br} \text { ) } \end{gathered}$ | CU NIPDAU | Level-1-260C-UNLIM |
| SN74LS374DBR | ACTIVE | SSOP | DB | 20 | 2000 | $\begin{gathered} \text { Green (RoHS \& } \\ \text { no Sb/Br) } \\ \hline \end{gathered}$ | CU NIPDAU | Level-1-260C-UNLIM |
| SN74LS374DBRE4 | ACTIVE | SSOP | DB | 20 | 2000 | $\begin{gathered} \text { Green (RoHS \& } \\ \text { no } \mathrm{Sb} / \mathrm{Br} \text { ) } \end{gathered}$ | CU NIPDAU | Level-1-260C-UNLIM |
| SN74LS374DBRG4 | ACTIVE | SSOP | DB | 20 | 2000 | $\begin{gathered} \text { Green (RoHS \& } \\ \text { no Sb/Br) } \end{gathered}$ | CU NIPDAU | Level-1-260C-UNLIM |

# PACKAGE OPTION ADDENDUM 

| Orderable Device | Status ${ }^{(1)}$ | Package Type | Package Drawing |  | Package Qty | Eco Plan ${ }^{(2)}$ | Lead/Ball Finish | MSL Peak Temp ${ }^{(3)}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SN74LS374DW | ACTIVE | SOIC | DW | 20 | 25 | $\begin{gathered} \text { Green (RoHS \& } \\ \text { no } \mathrm{Sb} / \mathrm{Br} \text { ) } \end{gathered}$ | CU NIPDAU | Level-1-260C-UNLIM |
| SN74LS374DWG4 | ACTIVE | SOIC | DW | 20 | 25 | $\begin{gathered} \text { Green (RoHS \& } \\ \text { no } \mathrm{Sb} / \mathrm{Br} \text { ) } \end{gathered}$ | CU NIPDAU | Level-1-260C-UNLIM |
| SN74LS374DWR | ACTIVE | SOIC | DW | 20 | 2000 | $\begin{gathered} \text { Green (RoHS \& } \\ \text { no } \mathrm{Sb} / \mathrm{Br} \text { ) } \end{gathered}$ | CU NIPDAU | Level-1-260C-UNLIM |
| SN74LS374DWRG4 | ACTIVE | SOIC | DW | 20 | 2000 | $\begin{gathered} \text { Green (RoHS \& } \\ \text { no } \mathrm{Sb} / \mathrm{Br} \text { ) } \end{gathered}$ | CU NIPDAU | Level-1-260C-UNLIM |
| SN74LS374J | OBSOLETE | CDIP | J | 20 |  | TBD | Call TI | Call TI |
| SN74LS374N | ACTIVE | PDIP | N | 20 | 20 | Pb-Free (RoHS) | CU NIPDAU | N/ A for Pkg Type |
| SN74LS374N3 | OBSOLETE | PDIP | N | 20 |  | TBD | Call TI | Call TI |
| SN74LS374NE4 | ACTIVE | PDIP | N | 20 | 20 | Pb-Free (RoHS) | CU NIPDAU | N/ A for Pkg Type |
| SN74LS374NSR | ACTIVE | SO | NS | 20 | 2000 | $\begin{gathered} \text { Green (RoHS \& } \\ \text { no } \mathrm{Sb} / \mathrm{Br} \text { ) } \end{gathered}$ | CU NIPDAU | Level-1-260C-UNLIM |
| SN74LS374NSRE4 | ACTIVE | SO | NS | 20 | 2000 | $\begin{gathered} \text { Green (RoHS \& } \\ \text { no } \mathrm{Sb} / \mathrm{Br} \text { ) } \end{gathered}$ | CU NIPDAU | Level-1-260C-UNLIM |
| SN74LS374NSRG4 | ACTIVE | SO | NS | 20 | 2000 | $\begin{gathered} \text { Green (RoHS \& } \\ \text { no } \mathrm{Sb} / \mathrm{Br} \text { ) } \end{gathered}$ | CU NIPDAU | Level-1-260C-UNLIM |
| SN74S373DW | ACTIVE | SOIC | DW | 20 | 25 | $\begin{gathered} \hline \text { Green (RoHS \& } \\ \text { no } \mathrm{Sb} / \mathrm{Br} \text { ) } \\ \hline \end{gathered}$ | CU NIPDAU | Level-1-260C-UNLIM |
| SN74S373DWE4 | ACTIVE | SOIC | DW | 20 | 25 | $\begin{gathered} \text { Green (RoHS \& } \\ \text { no } \mathrm{Sb} / \mathrm{Br} \text { ) } \end{gathered}$ | CU NIPDAU | Level-1-260C-UNLIM |
| SN74S373DWG4 | ACTIVE | SOIC | DW | 20 | 25 | $\begin{gathered} \text { Green (RoHS \& } \\ \text { no } \mathrm{Sb} / \mathrm{Br} \text { ) } \end{gathered}$ | CU NIPDAU | Level-1-260C-UNLIM |
| SN74S373DWR | ACTIVE | SOIC | DW | 20 | 2000 | $\begin{gathered} \hline \text { Green (RoHS \& } \\ \text { no } \mathrm{Sb} / \mathrm{Br}) \end{gathered}$ | CU NIPDAU | Level-1-260C-UNLIM |
| SN74S373DWRE4 | ACTIVE | SOIC | DW | 20 | 2000 | $\begin{gathered} \text { Green (RoHS \& } \\ \text { no } \mathrm{Sb} / \mathrm{Br}) \end{gathered}$ | CU NIPDAU | Level-1-260C-UNLIM |
| SN74S373DWRG4 | ACTIVE | SOIC | DW | 20 | 2000 | $\begin{gathered} \text { Green (RoHS \& } \\ \text { no } \mathrm{Sb} / \mathrm{Br} \text { ) } \end{gathered}$ | CU NIPDAU | Level-1-260C-UNLIM |
| SN74S373J | OBSOLETE | CDIP | J | 20 |  | TBD | Call TI | Call TI |
| SN74S373N | ACTIVE | PDIP | N | 20 | 20 | Pb-Free (RoHS) | CU NIPDAU | N/ A for Pkg Type |
| SN74S373N3 | OBSOLETE | PDIP | N | 20 |  | TBD | Call TI | Call TI |
| SN74S373NE4 | ACTIVE | PDIP | N | 20 | 20 | Pb-Free (RoHS) | CU NIPDAU | N/ A for Pkg Type |
| SN74S374DW | ACTIVE | SOIC | DW | 20 | 25 | $\begin{gathered} \text { Green (RoHS \& } \\ \text { no } \mathrm{Sb} / \mathrm{Br} \text { ) } \\ \hline \end{gathered}$ | CU NIPDAU | Level-1-260C-UNLIM |
| SN74S374DWE4 | ACTIVE | SOIC | DW | 20 | 25 | $\begin{gathered} \text { Green (RoHS \& } \\ \text { no } \mathrm{Sb} / \mathrm{Br} \text { ) } \end{gathered}$ | CU NIPDAU | Level-1-260C-UNLIM |
| SN74S374DWG4 | ACTIVE | SOIC | DW | 20 | 25 | $\begin{gathered} \text { Green (RoHS \& } \\ \text { no } \mathrm{Sb} / \mathrm{Br} \text { ) } \end{gathered}$ | CU NIPDAU | Level-1-260C-UNLIM |
| SN74S374DWR | ACTIVE | SOIC | DW | 20 | 2000 | Green (RoHS \& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM |
| SN74S374DWRE4 | ACTIVE | SOIC | DW | 20 | 2000 | $\begin{gathered} \hline \text { Green (RoHS \& } \\ \text { no } \mathrm{Sb} / \mathrm{Br}) \end{gathered}$ | CU NIPDAU | Level-1-260C-UNLIM |
| SN74S374DWRG4 | ACTIVE | SOIC | DW | 20 | 2000 | $\begin{gathered} \text { Green (RoHS \& } \\ \text { no } \mathrm{Sb} / \mathrm{Br} \text { ) } \\ \hline \end{gathered}$ | CU NIPDAU | Level-1-260C-UNLIM |
| SN74S374J | OBSOLETE | CDIP | J | 20 |  | TBD | Call TI | Call TI |


| Orderable Device | Status ${ }^{(1)}$ | Package Type | Package Drawing |  | Package Qty | Eco Plan ${ }^{(2)}$ | Lead/Ball Finish | MSL Peak Temp ${ }^{(3)}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SN74S374N | ACTIVE | PDIP | N | 20 | 20 | Pb-Free (RoHS) | CU NIPDAU | N/ A for Pkg Type |
| SN74S374N3 | OBSOLETE | PDIP | N | 20 |  | TBD | Call TI | Call TI |
| SN74S374NE4 | ACTIVE | PDIP | N | 20 | 20 | Pb-Free (RoHS) | CU NIPDAU | N/A for Pkg Type |
| SN74S374NSR | ACTIVE | SO | NS | 20 | 2000 | Green (RoHS \& no $\mathrm{Sb} / \mathrm{Br}$ ) | CU NIPDAU | Level-1-260C-UNLIM |
| SN74S374NSRE4 | ACTIVE | SO | NS | 20 | 2000 | $\begin{gathered} \text { Green (RoHS \& } \\ \text { no } \mathrm{Sb} / \mathrm{Br} \text { ) } \end{gathered}$ | CU NIPDAU | Level-1-260C-UNLIM |
| SN74S374NSRG4 | ACTIVE | SO | NS | 20 | 2000 | Green (RoHS \& no $\mathrm{Sb} / \mathrm{Br}$ ) | CU NIPDAU | Level-1-260C-UNLIM |
| SNJ54LS373FK | ACTIVE | LCCC | FK | 20 | 1 | TBD | POST-PLATE | N/ A for Pkg Type |
| SNJ54LS373J | ACTIVE | CDIP | J | 20 | 1 | TBD | A42 SNPB | N/ A for Pkg Type |
| SNJ54LS373W | ACTIVE | CFP | W | 20 | 1 | TBD | Call Tl | N/A for Pkg Type |
| SNJ54LS374FK | ACTIVE | LCCC | FK | 20 | 1 | TBD | POST-PLATE | N/ A for Pkg Type |
| SNJ54LS374J | ACTIVE | CDIP | J | 20 | 1 | TBD | A42 SNPB | N/A for Pkg Type |
| SNJ54LS374W | ACTIVE | CFP | W | 20 | 1 | TBD | Call TI | N/ A for Pkg Type |
| SNJ54S373FK | ACTIVE | LCCC | FK | 20 | 1 | TBD | POST-PLATE | N/ A for Pkg Type |
| SNJ54S373J | ACTIVE | CDIP | J | 20 | 1 | TBD | A42 SNPB | N/ A for Pkg Type |
| SNJ54S374FK | ACTIVE | LCCC | FK | 20 | 1 | TBD | POST-PLATE | N/A for Pkg Type |
| SNJ54S374J | ACTIVE | CDIP | J | 20 | 1 | TBD | A42 SNPB | N/A for Pkg Type |
| SNJ54S374W | ACTIVE | CFP | W | 20 | 1 | TBD | Call TI | N/ A for Pkg Type |

${ }^{(1)}$ The marketing status values are defined as follows:
ACTIVE: Product device recommended for new designs.
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.
OBSOLETE: TI has discontinued the production of the device.
${ }^{(2)}$ Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS \& no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.
TBD: The Pb-Free/Green conversion plan has not been defined.
Pb -Free (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed $0.1 \%$ by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb -Free products are suitable for use in specified lead-free processes.
Pb -Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.
Green (RoHS \& no $\mathbf{S b} / \mathbf{B r}$ ): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine ( Br ) and Antimony (Sb) based flame retardants ( Br or Sb do not exceed $0.1 \%$ by weight in homogeneous material)
${ }^{(3)}$ MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

Important Information and Disclaimer:The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI
to Customer on an annual basis.

## TAPE AND REEL INFORMATION


*All dimensions are nominal

| Device | Package <br> Type | Package <br> Drawing | Pins | SPQ | Reel <br> Diameter <br> $(\mathbf{m m})$ | Reel <br> Width <br> $\mathbf{W 1}(\mathbf{m m})$ | A0 $(\mathbf{m m})$ | B0 $(\mathbf{m m})$ | K0 $(\mathbf{m m})$ | P1 <br> $(\mathbf{m m})$ | W <br> $(\mathbf{m m})$ | Pin1 <br> Quadrant |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SN74LS373DWR | SOIC | DW | 20 | 2000 | 330.0 | 24.4 | 10.8 | 13.0 | 2.7 | 12.0 | 24.0 | Q1 |
| SN74LS374DBR | SSOP | DB | 20 | 2000 | 330.0 | 16.4 | 8.2 | 7.5 | 2.5 | 12.0 | 16.0 | Q1 |
| SN74LS374DWR | SOIC | DW | 20 | 2000 | 330.0 | 24.4 | 10.8 | 13.0 | 2.7 | 12.0 | 24.0 | Q1 |
| SN74S373DWR | SOIC | DW | 20 | 2000 | 330.0 | 24.4 | 10.8 | 13.0 | 2.7 | 12.0 | 24.0 | Q1 |
| SN74S374DWR | SOIC | DW | 20 | 2000 | 330.0 | 24.4 | 10.8 | 13.0 | 2.7 | 12.0 | 24.0 | Q1 |


*All dimensions are nominal

| Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SN74LS373DWR | SOIC | DW | 20 | 2000 | 346.0 | 346.0 | 41.0 |
| SN74LS374DBR | SSOP | DB | 20 | 2000 | 346.0 | 346.0 | 33.0 |
| SN74LS374DWR | SOIC | DW | 20 | 2000 | 346.0 | 346.0 | 41.0 |
| SN74S373DWR | SOIC | DW | 20 | 2000 | 346.0 | 346.0 | 41.0 |
| SN74S374DWR | SOIC | DW | 20 | 2000 | 346.0 | 346.0 | 41.0 |



| DIM PINS ** | $\mathbf{1 4}$ | $\mathbf{1 6}$ | $\mathbf{2 0}$ | $\mathbf{2 4}$ | $\mathbf{2 8}$ | $\mathbf{3 0}$ | $\mathbf{3 8}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| A MAX | 6,50 | 6,50 | 7,50 | 8,50 | 10,50 | 10,50 | 12,90 |
| A MIN | 5,90 | 5,90 | 6,90 | 7,90 | 9,90 | 9,90 | 12,30 |

NOTES: A. All linear dimensions are in millimeters.
B. This drawing is subject to change without notice.
C. Body dimensions do not include mold flash or protrusion not to exceed 0,15.
D. Falls within JEDEC MO-150


| DIM PINS ** | 14 | 16 | 18 | 20 |
| :---: | :---: | :---: | :---: | :---: |
| A | 0.300 <br> $(7,62)$ <br> BSC | 0.300 <br> $(7,62)$ <br> BSC | 0.300 <br> $(7,62)$ <br> BSC | 0.300 <br> $(7,62)$ <br> BSC |
| B MAX | 0.785 <br> $(19,94)$ | .840 <br> $(21,34)$ | 0.960 <br> $(24,38)$ | 1.060 <br> $(26,92)$ |
| B MIN | - | - | - | - |
| C MAX | 0.300 <br> $(7,62)$ | 0.300 <br> $(7,62)$ | 0.310 <br> $(7,87)$ | 0.300 <br> $(7,62)$ |
| C MIN | 0.245 <br> $(6,22)$ | 0.245 <br> $(6,22)$ | 0.220 <br> $(5,59)$ | 0.245 <br> $(6,22)$ |



NOTES: A. All linear dimensions are in inches (millimeters).
B. This drawing is subject to change without notice.
C. This package is hermetically sealed with a ceramic lid using glass frit.
D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only.
E. Falls within MIL STD 1835 GDIP1-T14, GDIP1-T16, GDIP1-T18 and GDIP1-T20.

FK (S-CQCC-N**)


NOTES: A. All linear dimensions are in inches (millimeters).
B. This drawing is subject to change without notice.
C. This package can be hermetically sealed with a metal lid.
D. The terminals are gold plated.
E. Falls within JEDEC MS-004

NS (R-PDSO-G**)
14-PINS SHOWN


| DIM PINS ** | 14 | 16 | 20 | 24 |
| :---: | :---: | :---: | :---: | :---: |
| A MAX | 10,50 | 10,50 | 12,90 | 15,30 |
| A MIN | 9,90 | 9,90 | 12,30 | 14,70 |

NOTES: A. All linear dimensions are in millimeters.
B. This drawing is subject to change without notice.
C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15.

W (R-GDFP-F20)


4040180-4/D 07/03
NOTES: A. All linear dimensions are in inches (millimeters).
B. This drawing is subject to change without notice.
C. This package can be hermetically sealed with a ceramic lid using glass frit.
D. Index point is provided on cap for terminal identification only.
E. Falls within Mil-Std 1835 GDFP2-F20

DW (R-PDSO-G2O)

## PLASTIC SMALL-OUTLINE PACKAGE



NOTES: A. All linear dimensions are in inches (millimeters).
B. This drawing is subject to change without notice.
C. Body dimensions do not include mold flash or protrusion not to exceed $0.006(0,15)$.
D. Falls within JEDEC MS-013 variation AC.

N (R-PDIP-T**)
PLASTIC DUAL-IN-LINE PACKAGE
16 PINS SHOWN


NOTES: A. All linear dimensions are in inches (millimeters).
B. This drawing is subject to change without notice.
C) Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).

D The 20 pin end lead shoulder width is a vendor option, either half or full width.

## IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to Tl's terms and conditions of sale supplied at the time of order acknowledgment.
TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with Tl's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.
TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.
TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from Tl under the patents or other intellectual property of TI .
Reproduction of Tl information in Tl data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated Tl product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify Tl and its representatives against any damages arising out of the use of Tl products in such safety-critical applications.
TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use.
TI products are neither designed nor intended for use in automotive applications or environments unless the specific Tl products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements.
Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

| Products |  |
| :--- | :--- |
| Amplifiers |  |
| Data Converters | amplifier.ti.com |
| DSP | dataconverter.ti.com |
| Clocks and Timers | dsp.ti.com |
| Interface | www.ti.com/cocks |
| Logic | nterace.ti.com |
| Power Mgmt | ogic.ti.com |
| Microcontrollers | Dowe.ti.com |
| RFID | nicrocontroler.ti.com |
| RF/IF and ZigBee® Solutions | NWw.ti-rfid.com |
|  |  |


| Applications |  |
| :---: | :---: |
| Audio | www.ti.com/audio |
| Automotive | www.ticom/automotive |
| Broadband | www.ti.com/broadband |
| Digital Control | www.ti.com/digitalcontrol |
| Medical | www.ti.com/medica |
| Military | www.ti.com/military |
| Optical Networking | www.ticom/opticalnetwork |
| Security | www.ti.com/security |
| Telephony | www.ti.com/telephony |
| Video \& Imaging | www.ticom/vided |
| Wireless | www.ti.com/wireless |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2008, Texas Instruments Incorporated


[^0]:    $\ddagger$ The $t_{h}$ specification applies only for data frequency below 10 MHz . Designs above 10 MHz should use a minimum of 5 ns (commercial only).

[^1]:    NOTE 3. Maximum clock frequency is tested with all outputs loaded.
    $f_{\text {max }}=$ maximum clock frequency
    tPLH $=$ propagation delay time, low-to-high-level output
    tpHL = propagation delay time, high-to-low-level output
    tPZH = output enable time to high level
    tPZL $=$ output enable time to low level
    tPHZ = output disable time from high level
    tPLZ $=$ output disable time from low level

